## **Features**

- High-performance, Low-power AVR® 8-bit Microcontroller
- Advanced RISC Architecture
  - 130 Powerful Instructions Most Single-clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 16 MIPS Throughput at 16 MHz
  - On-chip 2-cycle Multiplier
- Nonvolatile Program and Data Memories
  - 8K Bytes of In-System Self-Programmable Flash

**Endurance: 1,000 Write/Erase Cycles** 

- Optional Boot Code Section with Independent Lock Bits

In-System Programming by On-chip Boot Program

True Read-While-Write Operation

- 512 Bytes EEPROM

Endurance: 100,000 Write/Erase Cycles

- 1K Byte Internal SRAM
- Programming Lock for Software Security
- Peripheral Features
  - Two 8-bit Timer/Counters with Separate Prescaler, one Compare Mode
  - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture Mode
  - Real Time Counter with Separate Oscillator
  - Three PWM Channels
  - 8-channel ADC in TQFP and MLF package
    - 6 Channels 10-bit Accuracy
    - 2 Channels 8-bit Accuracy
  - 6-channel ADC in PDIP package
    - 4 Channels 10-bit Accuracy
    - 2 Channels 8-bit Accuracy
  - Byte-oriented Two-wire Serial Interface
  - Programmable Serial USART
  - Master/Slave SPI Serial Interface
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
- Special Microcontroller Features
  - Power-on Reset and Programmable Brown-out Detection
  - Internal Calibrated RC Oscillator
  - External and Internal Interrupt Sources
  - Five Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, and Standby
- I/O and Packages
  - 23 Programmable I/O Lines
  - 28-lead PDIP, 32-lead TQFP, and 32-pad MLF
- Operating Voltages
  - 2.7 5.5V (ATmega8L)
  - 4.5 5.5V (ATmega8)
- Speed Grades
  - 0 8 MHz (ATmega8L)
  - 0 16 MHz (ATmega8)
- Power Consumption
  - Active: TBD
  - Idle Mode: TBD
  - Power-down Mode: TBD



8-bit **AVR**® Microcontroller with 8K Bytes In-System Programmable Flash

ATmega8 ATmega8L

**Preliminary** 

Summary







# **Pin Configurations**

#### **PDIP** (RESET) PC6 □ 28 PC5 (ADC5/SCL) (RXD) PD0 2 PC4 (ADC4/SDA) (TXD) PD1 3 26 PC3 (ADC3) (INT0) PD2 4 (INT1) PD3 5 25 PC2 (ADC2) 24 PC1 (ADC1) (XCK/T0) PD4 ☐ 6 23 PC0 (ADC0) VCC [ 22 GND GND ☐ 8 21 AREF (XTAL1/TOSC1) PB6 49 20 AVCC 19 PB5 (SCK) (XTAL2/TOSC2) PB7 ☐ 10 (T1) PD5 🗖 11 18 PB4 (MISO) (AIN0) PD6 🗆 12 PB3 (MOSI/OC2) (AIN1) PD7 🗆 13 16 PB2 (SS/OC1B) (ICP) PB0 14 15 PB1 (OC1A)

## **TQFP Top View**



## **MLF Top View**



## **Overview**

The ATmega8 is a low-power CMOS 8-bit microcontroller based on the AVR RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega8 achieves throughputs approaching 1 MIPS per MHz, allowing the system designer to optimize power consumption versus processing speed.

## **Block Diagram**

Figure 1. Block Diagram





The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATmega8 provides the following features: 8K bytes of In-System Programmable Flash with Read-While-Write capabilities, 512 bytes of EEPROM, 1K byte of SRAM, 23 general purpose I/O lines, 32 general purpose working registers, three flexible timer/counters with compare modes, internal and external interrupts, a serial programmable USART, a byte oriented Two-wire Serial Interface, a 6-channel ADC (8 channels in TQFP and MLF packages) where 4 (6) channels have 10-bit accuracy and 2 channels have 8-bit accuracy, a programmable Watchdog Timer with internal oscillator, an SPI serial port, and five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, timer/counters, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-save mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction Mode stops the CPU and all I/O modules except asynchronous timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low-power consumption.

The device is manufactured using Atmel's high density nonvolatile memory technology. The Flash program memory can be reprogrammed In-System through an SPI serial interface, by a conventional nonvolatile memory programmer, or by an on-chip boot program running on the AVR core. The boot program can use any interface to download the application program in the Application Flash Memory. Software in the Boot Flash Section will continue to run while the Application Flash Section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATmega8 is a powerful microcontroller that provides a highly-flexible and cost-effective solution to many embedded control applications.

The ATmega8 AVR is supported with a full suite of program and system development tools, including C compilers, macro assemblers, program debugger/simulators, In-circuit emulators, and evaluation kits.

## **Pin Descriptions**

**VCC** Digital supply voltage.

GND Ground.

Port B (PB7..PB0)/XTAL1/ XTAL2/TOSC1/TOSC2 Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Depending on the clock selection fuse settings, PB6 can be used as input to the inverting oscillator amplifier and input to the internal clock operating circuit.

Depending on the clock selection fuse settings, PB7 can be used as output from the inverting oscillator amplifier.

If the Internal Calibrated RC oscillator is used as chip clock source, PB7..6 is used as TOSC2..1 input for the Asynchronous Timer/Counter2 if the AS2 bit in ASSR is set.

The various special features of Port B are elaborated on page 54.

Port C (PC5..PC0)

Port C is an 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running.

PC6/RESET

If the RSTDISBL fuse is programmed, PC6 is used as an I/O pin. Note that the electrical characteristics of PC6 differ from those of the other pins of Port C.

If the RSTDISBL fuse is unprogrammed, PC6 is used as a Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 15 on page 34. Shorter pulses are not guaranteed to generate a reset.

The various special features of Port C are elaborated on page 57.

Port D (PD7..PD0)

Port D is an 8-bit bidirectional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port D also serves the functions of various special features of the ATmega8 as listed on page 59.

**RESET** 

Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 15 on page 34. Shorter pulses are not guaranteed to generate a reset.

XTAL1

Input to the inverting oscillator amplifier and input to the internal clock operating circuit.

XTAL2

Output from the inverting oscillator amplifier.

**AVCC** 

AVCC is the supply voltage pin for the A/D Converter, Port C (3..0), and ADC (7..6). It should be externally connected to  $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to  $V_{CC}$  through a low-pass filter. Note that Port C (5..4) use digital supply voltage,  $V_{CC}$ .

**AREF** 

AREF is the analog reference pin for the A/D Converter.

ADC7..6 (TQFP and MLF Package Only)

In the TQFP and MLF package, ADC7..6 serve as analog inputs to the A/D converter. These pins are powered from the analog supply and serve as 10-bit ADC channels.

About Code Examples

This datasheet contains simple code examples that briefly show how to use various parts of the device. These code examples assume that the part specific header file is included before compilation. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Please confirm with the C compiler documentation for more details.





# **Register Summary**

| Address                                   | Name           | Bit 7          | Bit 6           | Bit 5           | Bit 4            | Bit 3                    | Bit 2           | Bit 1           | Bit 0           | Page             |
|-------------------------------------------|----------------|----------------|-----------------|-----------------|------------------|--------------------------|-----------------|-----------------|-----------------|------------------|
| 0x3F (0x5F)                               | SREG           | I              | T               | Н               | S                | V                        | N               | Z               | С               | 8                |
| 0x3E (0x5E)                               | SPH            | -              | -               | -               | -                | -                        | SP10            | SP9             | SP8             | 10               |
| 0x3D (0x5D)                               | SPL            | SP7            | SP6             | SP5             | SP4              | SP3                      | SP2             | SP1             | SP0             | 10               |
| 0x3C (0x5C)                               | Reserved       |                |                 | 1               |                  |                          | •               | 1               |                 |                  |
| 0x3B (0x5B)                               | GICR           | INT1           | INT0            | -               | -                | -                        | -               | IVSEL           | IVCE            | 45, 63           |
| 0x3A (0x5A)                               | GIFR           | INTF1          | INTF0           |                 | -                | -                        | -               | -               | -               | 64               |
| 0x39 (0x59)                               | TIMSK          | OCIE2          | TOIE2           | TICIE1          | OCIE1A           | OCIE1B                   | TOIE1           | -               | TOIE0           | 68, 98, 117      |
| 0x38 (0x58)                               | TIFR           | OCF2           | TOV2            | ICF1            | OCF1A            | OCF1B                    | TOV1            | PGERS           | TOV0            | 69, 99, 118      |
| 0x37 (0x57)<br>0x36 (0x56)                | SPMCR<br>TWCR  | SPMIE<br>TWINT | RWWSB<br>TWEA   | TWSTA           | RWWSRE<br>TWSTO  | BLBSET<br>TWWC           | PGWRT<br>TWEN   | - PGERS         | SPMEN<br>TWIE   | 205<br>164       |
| 0x35 (0x55)                               | MCUCR          | SE             | SM2             | SM1             | SM0              | ISC11                    | ISC10           | ISC01           | ISC00           | 29, 62           |
| 0x34 (0x54)                               | MCUCSR         | -              | -               | -               | -                | WDRF                     | BORF            | EXTRF           | PORF            | 37               |
| 0x33 (0x53)                               | TCCR0          | _              | _               | _               | _                | -                        | CS02            | CS01            | CS00            | 68               |
| 0x32 (0x52)                               | TCNT0          |                |                 |                 | Timer/Cou        | inter0 (8 Bits)          |                 |                 |                 | 68               |
| 0x31 (0x51)                               | OSCCAL         |                |                 |                 | Oscillator Ca    | ibration Register        |                 |                 |                 | 27               |
| 0x30 (0x50)                               | SFIOR          | -              | -               | -               | ADHSM            | ACME                     | PUD             | PSR2            | PSR10           | 53, 71, 119, 185 |
| 0x2F (0x4F)                               | TCCR1A         | COM1A1         | COM1A0          | COM1B1          | COM1B0           | FOC1A                    | FOC1B           | WGM11           | WGM10           | 93               |
| 0x2E (0x4E)                               | TCCR1B         | ICNC1          | ICES1           | _               | WGM13            | WGM12                    | CS12            | CS11            | CS10            | 96               |
| 0x2D (0x4D)                               | TCNT1H         |                |                 | Tim             | er/Counter1 - Co | unter Register Hig       | jh Byte         |                 |                 | 97               |
| 0x2C (0x4C)                               | TCNT1L         |                |                 |                 |                  | unter Register Lo        |                 |                 |                 | 97               |
| 0x2B (0x4B)                               | OCR1AH         |                |                 |                 |                  | ompare Register          | <u> </u>        |                 |                 | 97               |
| 0x2A (0x4A)                               | OCR1AL         |                |                 |                 |                  | Compare Register         |                 |                 |                 | 97               |
| 0x29 (0x49)                               | OCR1BH         |                |                 |                 |                  | Compare Register         |                 |                 |                 | 97               |
| 0x28 (0x48)                               | OCR1BL         |                |                 |                 | •                | Compare Register         |                 |                 |                 | 97               |
| 0x27 (0x47)                               | ICR1H          |                |                 |                 |                  | Capture Register         |                 |                 |                 | 98               |
| 0x26 (0x46)                               | ICR1L          | FOC2           | MCMOO           | COM21           |                  | Capture Register         |                 | 0004            | 0000            | 98               |
| 0x25 (0x45)<br>0x24 (0x44)                | TCCR2<br>TCNT2 | FUC2           | WGM20           | CONZI           | COM20            | wGM21<br>inter2 (8 Bits) | CS22            | CS21            | CS20            | 112<br>115       |
| 0x24 (0x44)<br>0x23 (0x43)                | OCR2           |                |                 | Tii             |                  | tput Compare Re          | nister          |                 |                 | 115              |
| 0x22 (0x42)                               | ASSR           | _              | _               | l –             | _                | AS2                      | TCN2UB          | OCR2UB          | TCR2UB          | 115              |
| 0x21 (0x41)                               | WDTCR          | _              | _               | _               | WDCE             | WDE                      | WDP2            | WDP1            | WDP0            | 39               |
|                                           | UBRRH          | URSEL          | _               | _               | _                |                          |                 | R[11:8]         |                 | 151              |
| 0x20 <sup>(1)</sup> (0x40) <sup>(1)</sup> | UCSRC          | URSEL          | UMSEL           | UPM1            | UPM0             | USBS                     | UCSZ1           | UCSZ0           | UCPOL           | 150              |
| 0x1F (0x3F)                               | EEARH          | -              | -               | -               | -                | -                        | -               | -               | EEAR8           | 17               |
| 0x1E (0x3E)                               | EEARL          | EEAR7          | EEAR6           | EEAR5           | EEAR4            | EEAR3                    | EEAR2           | EEAR1           | EEAR0           | 17               |
| 0x1D (0x3D)                               | EEDR           |                |                 |                 | EEPROM           | Data Register            |                 |                 |                 | 17               |
| 0x1C (0x3C)                               | EECR           | -              | -               | _               | -                | EERIE                    | EEMWE           | EEWE            | EERE            | 17               |
| 0x1B (0x3B)                               | Reserved       |                |                 |                 |                  |                          |                 |                 |                 |                  |
| 0x1A (0x3A)                               | Reserved       |                |                 |                 |                  |                          |                 |                 |                 |                  |
| 0x19 (0x39)                               | Reserved       |                |                 |                 |                  |                          |                 |                 |                 |                  |
| 0x18 (0x38)                               | PORTB          | PORTB7         | PORTB6          | PORTB5          | PORTB4           | PORTB3                   | PORTB2          | PORTB1          | PORTB0          | 61               |
| 0x17 (0x37)                               | DDRB           | DDB7           | DDB6            | DDB5            | DDB4             | DDB3                     | DDB2            | DDB1            | DDB0            | 61               |
| 0x16 (0x36)<br>0x15 (0x35)                | PINB           | PINB7          | PINB6<br>PORTC6 | PINB5<br>PORTC5 | PINB4<br>PORTC4  | PINB3<br>PORTC3          | PINB2<br>PORTC2 | PINB1<br>PORTC1 | PINB0<br>PORTC0 | 61<br>61         |
| 0x15 (0x35)<br>0x14 (0x34)                | PORTC<br>DDRC  | _              | DDC6            | DDC5            | DDC4             | DDC3                     | DDC2            | DDC1            | DDC0            | 61               |
| 0x13 (0x33)                               | PINC           | _              | PINC6           | PINC5           | PINC4            | PINC3                    | PINC2           | PINC1           | PINC0           | 61               |
| 0x13 (0x33)                               | PORTD          | PORTD7         | PORTD6          | PORTD5          | PORTD4           | PORTD3                   | PORTD2          | PORTD1          | PORTD0          | 61               |
| 0x11 (0x31)                               | DDRD           | DDD7           | DDD6            | DDD5            | DDD4             | DDD3                     | DDD2            | DDD1            | DDD0            | 61               |
| 0x10 (0x30)                               | PIND           | PIND7          | PIND6           | PIND5           | PIND4            | PIND3                    | PIND2           | PIND1           | PIND0           | 61               |
| 0x0F (0x2F)                               | SPDR           |                |                 |                 |                  | ta Register              |                 |                 |                 | 126              |
| 0x0E (0x2E)                               | SPSR           | SPIF           | WCOL            | _               | -                | -                        | -               | -               | SPI2X           | 125              |
| 0x0D (0x2D)                               | SPCR           | SPIE           | SPE             | DORD            | MSTR             | CPOL                     | CPHA            | SPR1            | SPR0            | 124              |
| 0x0C (0x2C)                               | UDR            |                |                 |                 | USART I/C        | Data Register            |                 |                 |                 | 147              |
| 0x0B (0x2B)                               | UCSRA          | RXC            | TXC             | UDRE            | FE               | DOR                      | PE              | U2X             | MPCM            | 148              |
| 0x0A (0x2A)                               | UCSRB          | RXCIE          | TXCIE           | UDRIE           | RXEN             | TXEN                     | UCSZ2           | RXB8            | TXB8            | 149              |
| 0x09 (0x29)                               | UBRRL          |                | 1               |                 |                  | te Register Low E        |                 | Т               | 1               | 151              |
| 0x08 (0x28)                               | ACSR           | ACD            | ACBG            | ACO             | ACI              | ACIE                     | ACIC            | ACIS1           | ACIS0           | 185              |
| 0x07 (0x27)                               | ADMUX          | REFS1          | REFS0           | ADLAR           | -                | MUX3                     | MUX2            | MUX1            | MUX0            | 197              |
| 0x06 (0x26)                               | ADCSR          | ADEN           | ADSC            | ADFR            | ADIF             | ADIE                     | ADPS2           | ADPS1           | ADPS0           | 199              |
| 0x05 (0x25)                               | ADCH           |                |                 |                 |                  | egister High Byte        |                 |                 |                 | 200              |
| 0x04 (0x24)                               | ADCL           |                |                 | -               |                  | egister Low Byte         | intor           |                 |                 | 200              |
| 0x03 (0x23)                               | TWDR           | TMAG           | T\A/A =         |                 | 1                | terface Data Regi        | 1               | T\0/40          | TMCCE           | 165              |
| 0x02 (0x22)<br>0x01 (0x21)                | TWAR<br>TWSR   | TWA6<br>TWS7   | TWA5<br>TWS6    | TWA4<br>TWS5    | TWA3<br>TWS4     | TWA2<br>TWS3             | TWA1            | TWA0<br>TWPS1   | TWGCE<br>TWPS0  | 166<br>165       |
| UAU1 (UAZ1)                               | NOW            | 1000/          | 1 4430          | 14400           | 1 77 34          | 1 77 33                  | _               | IVVEST          | IVVESU          | 100              |

## **Register Summary** (Continued)

| Address     | Name | Bit 7 | Bit 6                                       | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page |
|-------------|------|-------|---------------------------------------------|-------|-------|-------|-------|-------|-------|------|
| 0x00 (0x20) | TWBR |       | Two-wire Serial Interface Bit Rate Register |       |       |       | 164   |       |       |      |

Notes: 1. Refer to the USART description for details on how to access UBRRH and UCSRC.

- 2. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
- 3. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers 0x00 to 0x1F only.





# **Instruction Set Summary**

| Mnemonics        | Operands          | Description                              | Operation                                             | Flags      | #Clocks |
|------------------|-------------------|------------------------------------------|-------------------------------------------------------|------------|---------|
| ARITHMETIC AND L | OGIC INSTRUCTIONS | S                                        |                                                       | •          |         |
| ADD              | Rd, Rr            | Add two Registers                        | $Rd \leftarrow Rd + Rr$                               | Z,C,N,V,H  | 1       |
| ADC              | Rd, Rr            | Add with Carry two Registers             | $Rd \leftarrow Rd + Rr + C$                           | Z,C,N,V,H  | 1       |
| ADIW             | Rdl,K             | Add Immediate to Word                    | Rdh:Rdl ← Rdh:Rdl + K                                 | Z,C,N,V,S  | 2       |
| SUB              | Rd, Rr            | Subtract two Registers                   | Rd ← Rd - Rr                                          | Z,C,N,V,H  | 1       |
| SUBI             | Rd, K             | Subtract Constant from Register          | $Rd \leftarrow Rd - K$                                | Z,C,N,V,H  | 1       |
| SBC              | Rd, Rr            | Subtract with Carry two Registers        | $Rd \leftarrow Rd - Rr - C$                           | Z,C,N,V,H  | 1       |
| SBCI             | Rd, K             | Subtract with Carry Constant from Reg.   | Rd ← Rd - K - C                                       | Z,C,N,V,H  | 1       |
| SBIW             | Rdl,K             | Subtract Immediate from Word             | Rdh:Rdl ← Rdh:Rdl - K                                 | Z,C,N,V,S  | 2       |
| AND              | Rd, Rr            | Logical AND Registers                    | $Rd \leftarrow Rd \bullet Rr$                         | Z,N,V      | 1       |
| ANDI             | Rd, K             | Logical AND Register and Constant        | $Rd \leftarrow Rd \bullet K$                          | Z,N,V      | 1       |
| OR               | Rd, Rr            | Logical OR Registers                     | $Rd \leftarrow Rd \vee Rr$                            | Z,N,V      | 1       |
| ORI              | Rd, K             | Logical OR Register and Constant         | $Rd \leftarrow Rd \vee K$                             | Z,N,V      | 1       |
| EOR              | Rd, Rr            | Exclusive OR Registers                   | $Rd \leftarrow Rd \oplus Rr$                          | Z,N,V      | 1       |
| COM              | Rd                | One's Complement                         | Rd ← 0xFF – Rd                                        | Z,C,N,V    | 1       |
| NEG              | Rd                | Two's Complement                         | Rd ← 0x00 – Rd                                        | Z,C,N,V,H  | 1       |
| SBR              | Rd,K              | Set Bit(s) in Register                   | Rd ← Rd v K                                           | Z,N,V      | 1       |
| CBR              | Rd,K              | Clear Bit(s) in Register                 | $Rd \leftarrow Rd \bullet (0xFF - K)$                 | Z,N,V      | 1       |
| INC              | Rd                | Increment                                | Rd ← Rd + 1                                           | Z,N,V      | 1       |
| DEC              | Rd                | Decrement                                | Rd ← Rd − 1                                           | Z,N,V      | 1       |
| TST              | Rd                | Test for Zero or Minus                   | Rd ← Rd • Rd                                          | Z,N,V      | 1       |
| CLR              | Rd                |                                          |                                                       | Z,N,V      | 1       |
|                  |                   | Clear Register                           | $Rd \leftarrow Rd \oplus Rd$ $Rd \leftarrow 0xFF$     |            | 1       |
| SER              | Rd                | Set Register                             |                                                       | None       |         |
| MUL              | Rd, Rr            | Multiply Unsigned                        | R1:R0 ← Rd x Rr                                       | Z,C        | 2       |
| MULS             | Rd, Rr            | Multiply Signed                          | R1:R0 ← Rd x Rr                                       | Z,C        | 2       |
| MULSU            | Rd, Rr            | Multiply Signed with Unsigned            | $R1:R0 \leftarrow Rd \times Rr$                       | Z,C        | 2       |
| FMUL             | Rd, Rr            | Fractional Multiply Unsigned             | $R1:R0 \leftarrow (Rd \times Rr) << 1$                | Z,C        | 2       |
| FMULS            | Rd, Rr            | Fractional Multiply Signed               | $R1:R0 \leftarrow (Rd \times Rr) << 1$                | Z,C        | 2       |
| FMULSU           | Rd, Rr            | Fractional Multiply Signed with Unsigned | $R1:R0 \leftarrow (Rd \times Rr) \leq 1$              | Z,C        | 2       |
| BRANCH INSTRUCT  |                   | T =                                      | T                                                     | L          |         |
| RJMP             | k                 | Relative Jump                            | PC ← PC + k + 1                                       | None       | 2       |
| IJMP             |                   | Indirect Jump to (Z)                     | PC ← Z                                                | None       | 2       |
| JMP              | k                 | Direct Jump                              | PC ← k                                                | None       | 3       |
| RCALL            | k                 | Relative Subroutine Call                 | PC ← PC + k + 1                                       | None       | 3       |
| ICALL            |                   | Indirect Call to (Z)                     | PC ← Z                                                | None       | 3       |
| CALL             | k                 | Direct Subroutine Call                   | PC ← k                                                | None       | 4       |
| RET              |                   | Subroutine Return                        | PC ← STACK                                            | None       | 4       |
| RETI             |                   | Interrupt Return                         | PC ← STACK                                            | I          | 4       |
| CPSE             | Rd,Rr             | Compare, Skip if Equal                   | if (Rd = Rr) PC ← PC + 2 or 3                         | None       | 1/2/3   |
| CP               | Rd,Rr             | Compare                                  | Rd – Rr                                               | Z, N,V,C,H | 1       |
| CPC              | Rd,Rr             | Compare with Carry                       | Rd – Rr – C                                           | Z, N,V,C,H | 1       |
| CPI              | Rd,K              | Compare Register with Immediate          | Rd – K                                                | Z, N,V,C,H | 1       |
| SBRC             | Rr, b             | Skip if Bit in Register Cleared          | if (Rr(b)=0) PC ← PC + 2 or 3                         | None       | 1/2/3   |
| SBRS             | Rr, b             | Skip if Bit in Register is Set           | if (Rr(b)=1) PC ← PC + 2 or 3                         | None       | 1/2/3   |
| SBIC             | P, b              | Skip if Bit in I/O Register Cleared      | if $(P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$      | None       | 1/2/3   |
| SBIS             | P, b              | Skip if Bit in I/O Register is Set       | if (P(b)=1) PC $\leftarrow$ PC + 2 or 3               | None       | 1/2/3   |
| BRBS             | s, k              | Branch if Status Flag Set                | if (SREG(s) = 1) then PC←PC+k + 1                     | None       | 1/2     |
| BRBC             | s, k              | Branch if Status Flag Cleared            | if (SREG(s) = 0) then PC←PC+k + 1                     | None       | 1/2     |
| BREQ             | k                 | Branch if Equal                          | if (Z = 1) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRNE             | k                 | Branch if Not Equal                      | if (Z = 0) then PC ← PC + k + 1                       | None       | 1/2     |
| BRCS             | k                 | Branch if Carry Set                      | if (C = 1) then PC ← PC + k + 1                       | None       | 1/2     |
| BRCC             | k                 | Branch if Carry Cleared                  | if (C = 0) then PC ← PC + k + 1                       | None       | 1/2     |
| BRSH             | k                 | Branch if Same or Higher                 | if (C = 0) then PC ← PC + k + 1                       | None       | 1/2     |
| BRLO             | k                 | Branch if Lower                          | if (C = 1) then PC ← PC + k + 1                       | None       | 1/2     |
| BRMI             | k                 | Branch if Minus                          | if (N = 1) then PC ← PC + k + 1                       | None       | 1/2     |
| BRPL             | k                 | Branch if Plus                           | if (N = 0) then PC ← PC + k + 1                       | None       | 1/2     |
| BRGE             | k                 | Branch if Greater or Equal, Signed       | if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ | None       | 1/2     |
| BRLT             | k                 | Branch if Less Than Zero, Signed         | if $(N \oplus V = 1)$ then $PC \leftarrow PC + k + 1$ | None       | 1/2     |
| BRHS             | k                 | Branch if Half Carry Flag Set            | if (H = 1) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRHC             | k                 | Branch if Half Carry Flag Cleared        | if (H = 0) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
|                  |                   |                                          | 1 1                                                   |            |         |
| BRTS             | k                 | Branch if T Flag Set                     | if (T = 1) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |
| BRTC             | k                 | Branch if T Flag Cleared                 | if $(T = 0)$ then $PC \leftarrow PC + k + 1$          | None       | 1/2     |
| BRVS             | k                 | Branch if Overflow Flag is Set           | if (V = 1) then PC ← PC + k + 1                       | None       | 1/2     |
| BRVC             | k                 | Branch if Overflow Flag is Cleared       | if (V = 0) then PC $\leftarrow$ PC + k + 1            | None       | 1/2     |

# **Instruction Set Summary** (Continued)

| BRIE                                                                                           | k                                                  | Branch if Interrupt Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | if (1 = 1) than BC + BC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None                                                                                                                                                                                                                                                                                                                                                                                     | 1/2                                                                                              |
|------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| BRID                                                                                           | k                                                  | Branch if Interrupt Enabled  Branch if Interrupt Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | if (I = 1) then PC $\leftarrow$ PC + k + 1<br>if (I = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None<br>None                                                                                                                                                                                                                                                                                                                                                                             | 1/2                                                                                              |
|                                                                                                | FER INSTRUCTIONS                                   | Branch II Interrupt Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (   = 0) (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None                                                                                                                                                                                                                                                                                                                                                                                     | 1/2                                                                                              |
| MOV                                                                                            | Rd, Rr                                             | Move Between Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Rd ← Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                                                                |
| MOVW                                                                                           | Rd, Rr                                             | Copy Register Word                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Rd+1:Rd ← Rr+1:Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | None                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                                                                |
| LDI                                                                                            | Rd, K                                              | Load Immediate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Rd ← K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                                                                |
| LD                                                                                             | Rd, X                                              | Load Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $Rd \leftarrow (X)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LD                                                                                             | Rd, X+                                             | Load Indirect Load Indirect and Post-Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $Rd \leftarrow (X)$ $Rd \leftarrow (X), X \leftarrow X + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LD                                                                                             | Rd, -X                                             | Load Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $X \leftarrow X - 1, Rd \leftarrow (X)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LD                                                                                             |                                                    | Load Indirect Load Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LD                                                                                             | Rd, Y                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $Rd \leftarrow (Y)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                          | 2                                                                                                |
| LD                                                                                             | Rd, Y+                                             | Load Indirect and Post-Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
|                                                                                                | Rd, - Y                                            | Load Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | +                                                                                                |
| LDD                                                                                            | Rd,Y+q                                             | Load Indirect with Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $Rd \leftarrow (Y+q)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LD                                                                                             | Rd, Z                                              | Load Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Rd ← (Z)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LD                                                                                             | Rd, Z+                                             | Load Indirect and Post-Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LD                                                                                             | Rd, -Z                                             | Load Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $Z \leftarrow Z - 1$ , Rd $\leftarrow (Z)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LDD                                                                                            | Rd, Z+q                                            | Load Indirect with Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $Rd \leftarrow (Z + q)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LDS                                                                                            | Rd, k                                              | Load Direct from SRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Rd ← (k)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| ST                                                                                             | X, Rr                                              | Store Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (X) ← Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| ST                                                                                             | X+, Rr                                             | Store Indirect and Post-Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $(X) \leftarrow Rr, X \leftarrow X + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| ST                                                                                             | - X, Rr                                            | Store Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $X \leftarrow X - 1, (X) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| ST                                                                                             | Y, Rr                                              | Store Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (Y) ← Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| ST                                                                                             | Y+, Rr                                             | Store Indirect and Post-Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| ST                                                                                             | - Y, Rr                                            | Store Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| STD                                                                                            | Y+q,Rr                                             | Store Indirect with Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $(Y + q) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| ST                                                                                             | Z, Rr                                              | Store Indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $(Z) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| ST                                                                                             | Z+, Rr                                             | Store Indirect and Post-Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| ST                                                                                             | -Z, Rr                                             | Store Indirect and Pre-Dec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $Z \leftarrow Z - 1$ , $(Z) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| STD                                                                                            | Z+q,Rr                                             | Store Indirect with Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $(Z + q) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| STS                                                                                            | k, Rr                                              | Store Direct to SRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $(k) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LPM                                                                                            |                                                    | Load Program Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R0 ← (Z)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None                                                                                                                                                                                                                                                                                                                                                                                     | 3                                                                                                |
| LPM                                                                                            | Rd, Z                                              | Load Program Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $Rd \leftarrow (Z)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | None                                                                                                                                                                                                                                                                                                                                                                                     | 3                                                                                                |
| LPM                                                                                            | Rd, Z+                                             | Load Program Memory and Post-Inc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                                                                                                                                                                                                                                                                                                                                                                     | 3                                                                                                |
| SPM                                                                                            |                                                    | Store Program Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (Z) ← R1:R0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | None                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                |
| IN                                                                                             | Rd, P                                              | In Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $Rd \leftarrow P$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | None                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                                                                |
| OUT                                                                                            | P, Rr                                              | Out Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $P \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | None                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                                                                |
| PUSH                                                                                           | Rr                                                 | Push Register on Stack                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | STACK ← Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| POP                                                                                            | Rd                                                 | Pop Register from Stack                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $Rd \leftarrow STACK$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| BIT AND BIT-T                                                                                  | EST INSTRUCTIONS                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                  |
| SBI                                                                                            |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                  |
| CBI                                                                                            | P,b                                                | Set Bit in I/O Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I/O(P,b) ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| -                                                                                              | P,b<br>P,b                                         | Set Bit in I/O Register Clear Bit in I/O Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $I/O(P,b) \leftarrow 1$ $I/O(P,b) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None<br>None                                                                                                                                                                                                                                                                                                                                                                             | 2 2                                                                                              |
| LSL                                                                                            |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                  |
|                                                                                                | P,b                                                | Clear Bit in I/O Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $I/O(P,b) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2                                                                                                |
| LSL                                                                                            | P,b<br>Rd                                          | Clear Bit in I/O Register Logical Shift Left                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $I/O(P,b) \leftarrow 0$ $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None<br>Z,C,N,V                                                                                                                                                                                                                                                                                                                                                                          | 2                                                                                                |
| LSL<br>LSR                                                                                     | P,b<br>Rd<br>Rd                                    | Clear Bit in I/O Register Logical Shift Left Logical Shift Right                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $I/O(P,b) \leftarrow 0$ $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None<br>Z,C,N,V<br>Z,C,N,V                                                                                                                                                                                                                                                                                                                                                               | 2<br>1<br>1                                                                                      |
| LSL<br>LSR<br>ROL                                                                              | P,b<br>Rd<br>Rd<br>Rd                              | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry                                                                                                                                                                                                                                                                                                                                                                                                                                | $\begin{aligned} I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \end{aligned}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | None<br>Z,C,N,V<br>Z,C,N,V<br>Z,C,N,V                                                                                                                                                                                                                                                                                                                                                    | 2<br>1<br>1<br>1                                                                                 |
| LSL<br>LSR<br>ROL<br>ROR                                                                       | P,b<br>Rd<br>Rd<br>Rd<br>Rd                        | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right                                                                                                                                                                                                                                                                                                                                                                              | $\begin{split} I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                             | None<br>Z,C,N,V<br>Z,C,N,V<br>Z,C,N,V<br>Z,C,N,V                                                                                                                                                                                                                                                                                                                                         | 2<br>1<br>1<br>1<br>1                                                                            |
| LSL<br>LSR<br>ROL<br>ROR<br>ASR                                                                | P,b<br>Rd<br>Rd<br>Rd<br>Rd<br>Rd                  | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry                                                                                                                                                                                                                                                                                                                                                                                                     | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) &\leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) &\leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) &\leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) &\leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) &\leftarrow Rd(n+1), n=06 \\ Rd(30) &\leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \end{split}$                                                                                                                                                                                                                                                                                                                                              | None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V                                                                                                                                                                                                                                                                                                                                             | 2<br>1<br>1<br>1<br>1                                                                            |
| LSL LSR ROL ROR ASR SWAP BSET                                                                  | P,b<br>Rd<br>Rd<br>Rd<br>Rd<br>Rd<br>Rd<br>Rd      | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set                                                                                                                                                                                                                                                                                                                                                        | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) &\leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) &\leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) &\leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) &\leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) &\leftarrow Rd(n+1), n=06 \\ Rd(30) &\leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) &\leftarrow 1 \end{split}$                                                                                                                                                                                                                                                                                                                     | None                                                                                                                                                                                                                                                                                                                                                                                     | 2<br>1<br>1<br>1<br>1<br>1<br>1                                                                  |
| LSL LSR ROL ROR ASR SWAP BSET BCLR                                                             | P,b Rd Rd Rd Rd Rd Rd Rd Rd Rd S                   | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear                                                                                                                                                                                                                                                                                                                                             | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) &\leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) &\leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) &\leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) &\leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) &\leftarrow Rd(n+1), n=06 \\ Rd(30) &\leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \end{split}$                                                                                                                                                                                                                                                                                                                                              | None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V None                                                                                                                                                                                                                                                                                                                                                | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1                                                             |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST                                                         | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T                                                                                                                                                                                                                                                                                                                | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \end{split}$                                                                                                                                                                                                                                                                              | None                                                                                                                                                                                                                                                                                                                                                                                     | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1                                                   |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD                                                     | P,b Rd Rd Rd Rd Rd Rd Rd Rd Rd S                   | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register                                                                                                                                                                                                                                                                                    | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \end{split}$                                                                                                                                                                                                                                                        | None                                                                                                                                                                                                                                                                                                                                                                                     | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1                                         |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC                                                 | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry                                                                                                                                                                                                                                                                          | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \end{split}$                                                                                                                                                                                                                                      | None                                                                                                                                                                                                                                                                                                                                                                                     | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1                               |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC                                             | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry                                                                                                                                                                                                                                                              | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \end{split}$                                                                                                                                                                                                                    | None   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   None   SREG(s)   T   None   C   C   C   C   C   C   C   C   C                                                                                                                                                                                                                                                         | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN                                         | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag                                                                                                                                                                                                                                            | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 0 \\ N \leftarrow 1 \end{split}$                                                                                                                                                                                                                   | None   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   None   SREG(s)   T   None   C   C   N   N   N   N   N   N   N   N | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN                                     | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Negative Flag                                                                                                                                                                                                    | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \end{split}$                                                                                                                                                                                                 | None   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   None   SREG(s)   T   T   None   C   C   N   N   N   N   N   N   N   N                                                                                                                                                                                                                                                 | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ                                 | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Negative Flag Set Zero Flag                                                                                                                                                                                      | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ \end{split}$                                                                                                                                                                            | None   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   None   SREG(s)   T   None   C   C   N   N   Z   C   C   N   N   Z   C   C   C   C   C   C   C   C   C                                                                                                                                                                                                                 | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ                             | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Negative Flag Set Zero Flag Clear Zero Flag Clear Zero Flag                                                                                                                                                      | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) &\leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) &\leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) &\leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) &\leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) &\leftarrow Rd(n+1), n=0.6 \\ Rd(30) &\leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) &\leftarrow 1 \\ SREG(s) &\leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \end{split}$                                                                                                                                   | None   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   None   SREG(s)   T   T   None   C   C   N   N   N   N   N   N   N   N                                                                                                                                                                                                                                                 | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI                         | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Negative Flag Set Zero Flag Clear Zero Flag Global Interrupt Enable                                                                                                                                              | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) &\leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) &\leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) &\leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) &\leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) &\leftarrow Rd(n+1), n=0.6 \\ Rd(30) &\leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) &\leftarrow 1 \\ SREG(s) &\leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) &\leftarrow T \\ C &\leftarrow 1 \\ C &\leftarrow 0 \\ N &\leftarrow 1 \\ N &\leftarrow 0 \\ Z &\leftarrow 1 \\ Z &\leftarrow 0 \\ I \leftarrow 1 \\ \end{split}$                                                                                                       | None   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   None   SREG(s)   T   None   C   C   N   N   Z   C   C   N   N   Z   C   C   C   C   C   C   C   C   C                                                                                                                                                                                                                 | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI                     | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Set Zero Flag Clear Zero Flag Global Interrupt Enable Global Interrupt Disable                                                                                                                                         | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) &\leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) &\leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) &\leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) &\leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) &\leftarrow Rd(n+1), n=0.6 \\ Rd(30) &\leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) &\leftarrow 1 \\ SREG(s) &\leftarrow 0 \\ T &\leftarrow Rr(b) \\ Rd(b) &\leftarrow T \\ C &\leftarrow 1 \\ C &\leftarrow 0 \\ N &\leftarrow 1 \\ N &\leftarrow 0 \\ Z &\leftarrow 1 \\ Z &\leftarrow 0 \\ I &\leftarrow 1 \\ I &\leftarrow 0 \\ \end{split}$                                                                                  | None   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   None   SREG(s)   T   None   C   C   N   N   Z   Z   Z   I   I                                                                                                                                                                                                                                                         | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI SES                 | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Zero Flag Global Interrupt Enable Global Interrupt Disable Set Signed Test Flag                                                                                                                                  | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ S \leftarrow 1 \\ \end{split}$                                                                                  | None   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   None   SREG(s)   T   None   C   C   N   N   Z   Z   I   I   S   S                                                                                                                                                                                                                                                     | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI SES CLS             | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Zero Flag Global Interrupt Enable Global Interrupt Disable Set Signed Test Flag Clear Signed Test Flag                                                                                                           | $\begin{array}{c} I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ S \leftarrow 1 \\ S \leftarrow 0 \\ \end{array}$                                                              | None   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   None   SREG(s)   T   None   C   C   N   N   Z   Z   I   I   S   S   S                                                                                                                                                                                                                                                 | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI SES CLS SEV         | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Set Zero Flag Clear Zero Flag Global Interrupt Enable Global Interrupt Disable Set Signed Test Flag Clear Signed Test Flag Set Twos Complement Overflow.                                                               | $\begin{array}{c} I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ S \leftarrow 1 \\ S \leftarrow 0 \\ V \leftarrow 1 \\ \end{array}$                                            | None   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   Z,C,N,V   None   SREG(s)   T   None   C   C   N   N   Z   Z   I   I   S   S   V   S   S   V   S   S   S   V   S   S                                                                                                                                                                                                             | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI SES CLS SEV CLV     | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Zero Flag Global Interrupt Enable Global Interrupt Disable Set Signed Test Flag Clear Signed Test Flag Set Twos Complement Overflow Clear Twos Complement Overflow                                   | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ S \leftarrow 1 \\ S \leftarrow 0 \\ V \leftarrow 1 \\ V \leftarrow 0 \end{split}$                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI SES CLS SEV CLV SET | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register  Logical Shift Left  Logical Shift Right  Rotate Left Through Carry  Rotate Right Through Carry  Arithmetic Shift Right  Swap Nibbles  Flag Set  Flag Clear  Bit Store from Register to T  Bit load from T to Register  Set Carry  Clear Carry  Set Negative Flag  Clear Negative Flag  Clear Vero Flag  Clear Zero Flag  Clear Zero Flag  Global Interrupt Enable  Global Interrupt Disable  Set Signed Test Flag  Set Twos Complement Overflow  Clear Twos Complement Overflow  Set T in SREG | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) &\leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) &\leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) &\leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) &\leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) &\leftarrow Rd(n+1), n=0.6 \\ Rd(30) &\leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) &\leftarrow 1 \\ SREG(s) &\leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) &\leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ S \leftarrow 1 \\ S \leftarrow 0 \\ V \leftarrow 1 \\ V \leftarrow 0 \\ T \leftarrow 1 \\ \end{split}$ | None                                                                                                                                                                                                                                                                                                                                                                                     | 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                          |
| LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI SES CLS SEV CLV     | P,b Rd Rd Rd Rd Rd Rd Rd Rd S Rd Rd Rd Rd Rd Rd Rd | Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Zero Flag Global Interrupt Enable Global Interrupt Disable Set Signed Test Flag Clear Signed Test Flag Set Twos Complement Overflow Clear Twos Complement Overflow                                   | $\begin{split} I/O(P,b) &\leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ S \leftarrow 1 \\ S \leftarrow 0 \\ V \leftarrow 1 \\ V \leftarrow 0 \end{split}$                               | None                                                                                                                                                                                                                                                                                                                                                                                     | 2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |





# **Instruction Set Summary** (Continued)

| CLH                      |  | Clear Half Carry Flag in SREG | H ← 0                                    | Н    | 1 |  |
|--------------------------|--|-------------------------------|------------------------------------------|------|---|--|
| MCU CONTROL INSTRUCTIONS |  |                               |                                          |      |   |  |
| NOP                      |  | No Operation                  |                                          | None | 1 |  |
| SLEEP                    |  | Sleep                         | (see specific descr. for Sleep function) | None | 1 |  |
| WDR                      |  | Watchdog Reset                | (see specific descr. for WDR/timer)      | None | 1 |  |

# **Ordering Information**

| Speed (MHz) | Power Supply | Ordering Code | Package | Operation Range |
|-------------|--------------|---------------|---------|-----------------|
| 8           | 2.7 - 5.5    | ATmega8L-8AC  | 32A     | Commercial      |
|             |              | ATmega8L-8PC  | 28P3    | (0°C to 70°C)   |
|             |              | ATmega8L-8MC  | 32M1-A  |                 |
|             |              | ATmega8L-8AC  | 32A     | Industrial      |
|             |              | ATmega8L-8PI  | 28P3    | (-40°C to 85°C) |
|             |              | ATmega8L-8MI  | 32M1-A  |                 |
| 16          | 4.5 - 5.5    | ATmega8-16AI  | 32A     | Commercial      |
|             |              | ATmega8-16PC  | 28P3    | (0°C to 70°C)   |
|             |              | ATmega8-16MC  | 32M1-A  |                 |
|             |              | ATmega8-16AI  | 32A     | Industrial      |
|             |              | ATmega8-16PI  | 28P3    | (-40°C to 85°C) |
|             |              | ATmega8-16MI  | 32M1-A  |                 |

|        | Package Type                                                                |  |  |  |  |
|--------|-----------------------------------------------------------------------------|--|--|--|--|
| 32A    | 32-lead, Thin (1.0 mm) Plastic Quad Flat Package (TQFP)                     |  |  |  |  |
| 28P3   | 28-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                    |  |  |  |  |
| 32M1-A | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Micro Lead Frame Package (MLF) |  |  |  |  |





# **Packaging Information**

## 32A

32-lead, Thin (1.0mm) Plastic Quad Flatpack (TQFP), 7x7mm body, 2.0mm footprint, 0.8mm pitch. Dimensions in Millimeters and (Inches)\*
JEDEC STADARD MS-026 ABA





\*Controlling dimensions: Millimeters

## 28P3

28-lead, Plastic Dual Inline
Package (PDIP), 0.300" Wide, (0.288" body width)
Dimensions in Millimeters and (Inches)\*





\*Controlling dimension: Inches

REV. A 04/11/2001





## 32M1-A





## **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600

### Europe

Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

### Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

## Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

## **Atmel Product Operations**

Atmel Colorado Springs 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759

#### Atmel Grenoble

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-7658-3000 FAX (33) 4-7658-3480

## Atmel Heilbronn

Theresienstrasse 2 POB 3535 D-74025 Heilbronn, Germany TEL (49) 71 31 67 25 94 FAX (49) 71 31 67 24 23

#### Atmel Nantes

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 0 2 40 18 18 18 FAX (33) 0 2 40 18 19 60

### Atmel Rousset

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001

### Atmel Smart Card ICs

Scottish Enterprise Technology Park East Kilbride, Scotland G75 0QR TEL (44) 1355-357-000 FAX (44) 1355-242-743

e-mail literature@atmel.com

Web Site http://www.atmel.com

### © Atmel Corporation 2001.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL®, AVR®, and AVR Studio® are the registered trademarks of Atmel.

Microsoft®, Windows®, and Windows NT® are the registered trademarks of Microsoft Corporation.

Other terms and product names may be the trademarks of others.

